Part Number Hot Search : 
3PSF220 SI842 27C30 1209SH 00BF1 DTA114 C0251 CS842
Product Description
Full Text Search
 

To Download HEC4017BDB Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  d a t a sh eet product speci?cation file under integrated circuits, ic04 january 1995 integrated circuits hef4017b msi 5-stage johnson counter for a complete data sheet, please also download: the ic04 locmos he4000b logic family specifications hef, hec the ic04 locmos he4000b logic package outlines/information hef, hec
january 1995 2 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi description the hef4017b is a 5-stage johnson decade counter with ten spike-free decoded active high outputs (o o to o 9 ), an active low output from the most significant flip-flop ( o 5-9 ), active high and active low clock inputs (cp 0 , cp 1 ) and an overriding asynchronous master reset input (mr). the counter is advanced by either a low to high transition at cp 0 while cp 1 is low or a high to low transition at cp 1 while cp 0 is high (see also function table). when cascading counters, the o 5-9 output, which is low while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the cp 0 input of the next counter. a high on mr resets the counter to zero (o o = o 5-9 = high; o 1 to o 9 = low) independent of the clock inputs (cp 0 , cp 1 ). automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses. schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. fig.1 functional diagram. hef4017bp(n): 16-lead dil; plastic (sot38-1) hef4017bd(f): 16-lead dil; ceramic (cerdip) (sot74) hef4017bt(d): 16-lead so; plastic (sot109-1) ( ): package designator north america fig.2 pinning diagram. pinning family data, i dd limits category msi see family specifications cp 0 clock input (low to high triggered) cp 1 clock input (high to low triggered) mr master reset input o 0 to o 9 decoded outputs o 5-9 carry output (active low)
january 1995 3 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi this text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the acrobat reader .this text is here in _ white to force landscape pages to be rotated correctly when browsing through the pdf in the acrobat reader.this text is here in this text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the acrobat reader. white to force land scape pages to be ... fig.3 logic diagram.
january 1995 4 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi function table mr cp 0 cp 1 operation hxxo 0 = o 5-9 = h; o 1 to o 9 =l l h counter advances l l counter advances l l x no change l x h no change l h no change l l no change notes 1. h = high state (the more positive voltage) 2. l = low state (the less positive voltage) 3. x = state is immaterial 4. = positive-going transition 5. = negative-going transition ac characteristics v ss = 0 v; t amb =25 c; c l = 50 pf; input transition times 20 ns v dd v symbol min. typ. max. typical extrapolation formula propagation delays cp 0 , cp 1 ? o 0 to o 9 5 140 280 ns 113 ns + (0,55 ns/pf) c l high to low 10 t phl 55 110 ns 44 ns + (0,23 ns/pf) c l 15 40 80 ns 32 ns + (0,16 ns/pf) c l 5 125 250 ns 98 ns + (0,55 ns/pf) c l low to high 10 t plh 50 100 ns 39 ns + (0,23 ns/pf) c l 15 40 80 ns 32 ns + (0,16 ns/pf) c l cp 0 , cp 1 ? o 5-9 5 145 290 ns 118 ns + (0,55 ns/pf) c l high to low 10 t phl 55 110 ns 44 ns + (0,23 ns/pf) c l 15 40 80 ns 32 ns + (0,16 ns/pf) c l 5 125 250 ns 98 ns + (0,55 ns/pf) c l low to high 10 t plh 50 100 ns 39 ns + (0,23 ns/pf) c l 15 40 80 ns 32 ns + (0,16 ns/pf) c l mr ? o 1 to o 9 5 115 230 ns 88 ns + (0,55 ns/pf) c l high to low 10 t phl 50 100 ns 39 ns + (0,23 ns/pf) c l 15 35 70 ns 27 ns + (0,16 ns/pf) c l mr ? o 5-9 5 110 220 ns 83 ns + (0,55 ns/pf) c l low to high 10 t plh 45 90 ns 34 ns + (0,23 ns/pf) c l 15 35 70 ns 27 ns + (0,16 ns/pf) c l mr ? o 0 5 130 260 ns 103 ns + (0,55 ns/pf) c l low to high 10 t plh 55 105 ns 44 ns + (0,23 ns/pf) c l 15 40 75 ns 32 ns + (0,16 ns/pf) c l
january 1995 5 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi ac characteristics v ss = 0 v; t amb =25 c; c l = 50 pf; input transition times 20 ns output transition times 5 60 120 ns 10 ns + (1,0 ns/pf) c l high to low 10 t thl 30 60 ns 9 ns + (0,42 ns/pf) c l 15 20 40 ns 6 ns + (0,28 ns/pf) c l 5 60 120 ns 10 ns + (1,0 ns/pf) c l low to high 10 t tlh 30 60 ns 9 ns + (0,42 ns/pf) c l 15 20 40 ns 6 ns + (0,28 ns/pf) c l v dd v symbol min. typ. max. hold times 5 90 45 ns cp 0 ? cp 1 10 t hold 40 20 ns 15 20 10 ns 58040ns cp 1 ? cp 0 10 t hold 40 20 ns 15 30 10 ns minimum clock pulse width: 5 t wcpl = t wcph 80 40 ns cp 0 = low; 10 40 20 ns see also waveforms cp 1 = high 15 30 15 ns figs 4 and 5 minimum mr 5 50 25 ns pulse width; high 10 t wmrh 30 15 ns 15 20 10 ns recovery time 5 60 30 ns for mr 10 t rmr 30 15 ns 15 20 10 ns maximum clock 5 6 12 mhz pulse frequency 10 f max 12 24 mhz 15 15 30 mhz v dd v typical formula for p ( m w) dynamic power 5 500 f i +? (f o c l ) v dd 2 where dissipation per 10 2200 f i +? (f o c l ) v dd 2 f i = input freq. (mhz) package (p) 15 6000 f i +? (f o c l ) v dd 2 f o = output freq. (mhz) c l = load cap. (pf) ? (f o c l ) = sum of outputs v dd = supply voltage (v) v dd v symbol min. typ. max. typical extrapolation formula
january 1995 6 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi fig.4 waveforms showing hold times for cp 0 to cp 1 and cp 1 to cp 0 . hold times are shown as positive values, but may be specified as negative values. fig.5 waveforms showing recovery time for mr; minimum cp 0 and mr pulse widths. conditions: cp 1 = low while cp 0 is triggered on a low to high transition. t wcp and t rmr also apply when cp 0 = high and cp 1 is triggered on a high to low transition.
january 1995 7 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi fig.6 timing diagram.
january 1995 8 philips semiconductors product speci?cation 5-stage johnson counter hef4017b msi application information some examples of applications for the hef4017b are: decade counter with decimal decoding 1 out of n decoding counter (when cascaded) sequential controller timer. figure 7 shows a technique for extending the number of decoded output states for the hef4017b. decoded outputs are sequential within each stage and from stage to stage, with no dead time (except propagation delay). note it is essential not to enable the counter on cp 1 when cp 0 is high, or on cp 0 when cp 1 is low, as the this would cause an extra count. fig.7 counter expansion.


▲Up To Search▲   

 
Price & Availability of HEC4017BDB

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X